IMPACT: International Journal of Research in Engineering & Technology (IMPACT: IJRET) ISSN(E): 2321-8843; ISSN(P): 2347-4599

Vol. 2, Issue 8, Aug 2014, 23-32

© Impact Journals



## FPGA IMPLEMENTATION OF ADVANCED UART CONTROLLER USING VHDL

## ARPITA TIWARI<sup>1</sup>, RAVI MOHAN<sup>2</sup> & DIVYANSHU RAO<sup>3</sup>

<sup>1</sup>Research Scholar, Shri Ram Institute of Technology, Jabalpur, Madhya Pradesh, India
<sup>2</sup>Head, Professor, Shri Ram Institute of Technology, Jabalpur, Madhya Pradesh, India
<sup>3</sup>Professor, Shri Ram Institute of Technology, Jabalpur, Madhya Pradesh, India

## **ABSTRACT**

As the specific interface chip (ASICs) will cause waste of resources and increased cost. Particularly in the field of electronic design, SOC technology is recently becoming increasingly mature. This situation results in the requirement of realizing the whole system function in a single or a very few chips. Universal Asynchronous Receiver Transmitter (UART) is a kind of serial communication protocol. In parallel communication the cost as well as complexity of the system increases due to simultaneous transmission of data bits on multiple wires. Serial communication alleviates this drawback of parallel communication and emerges effectively in many applications for long distance communication as it reduces the signal distortion because of its simple structure. The UART implemented with VHDL language can be integrated into the FPGA to achieve compact, stable and reliable data transmission. This paper presents implementation of advanced UART with configurable baud rate.

**KEYWORDS:** Universal Asynchronous Receiver Transmitter, Serial Receiver, Interrupt Identification Register